TY - GEN
T1 - A synthesis algorithm for modular design of pipelined circuits
AU - Marinescu, MC
AU - Rinard, M
PY - 2000
Y1 - 2000
N2 - This paper presents a synthesis algorithm for pipelined circuits. The circuit is specified as a collection of independent loosely coupled modules connected by queues. The synthesis algorithm transforms this asynchronous, modular specification into a synchronous, tightly-coupled, curd fully pipelined circuit in which queues are implemented as finite buffers. Data is read from the buffers at the begining of each clock cycle, new values are computed, then the new results are written back into the buffers at the end of each clock cycle.We have implemented a prototype synthesizer that is capable of automatically generating synchronous, fully pipelined implementations of modular specifications. This paper presents experimental results from thin synthesizer.
AB - This paper presents a synthesis algorithm for pipelined circuits. The circuit is specified as a collection of independent loosely coupled modules connected by queues. The synthesis algorithm transforms this asynchronous, modular specification into a synchronous, tightly-coupled, curd fully pipelined circuit in which queues are implemented as finite buffers. Data is read from the buffers at the begining of each clock cycle, new values are computed, then the new results are written back into the buffers at the end of each clock cycle.We have implemented a prototype synthesizer that is capable of automatically generating synchronous, fully pipelined implementations of modular specifications. This paper presents experimental results from thin synthesizer.
UR - https://www.webofscience.com/api/gateway?GWVersion=2&SrcApp=pure_univeritat_ramon_llull&SrcAuth=WosAPI&KeyUT=WOS:000166196800053&DestLinkType=FullRecord&DestApp=WOS_CPL
U2 - 10.1007/978-0-387-35498-9_53
DO - 10.1007/978-0-387-35498-9_53
M3 - Conference contribution
SN - 0-7923-7731-1
VL - 34
T3 - International Federation For Information Processing
SP - 620
EP - 635
BT - Vlsi: Systems On A Chip
A2 - Silveira, LM
A2 - Devadas, S
A2 - Reis, R
PB - Kluwer Academic Publishers
T2 - IFIP 10th International Conference on Very Large Scale Integration (VLSI 99)
Y2 - 1 December 1999 through 4 December 1999
ER -