A synthesis algorithm for modular design of pipelined circuits

MC Marinescu, M Rinard

Producció científica: Capítol de llibreContribució a congrés/conferènciaAvaluat per experts

Resum

This paper presents a synthesis algorithm for pipelined circuits. The circuit is specified as a collection of independent loosely coupled modules connected by queues. The synthesis algorithm transforms this asynchronous, modular specification into a synchronous, tightly-coupled, curd fully pipelined circuit in which queues are implemented as finite buffers. Data is read from the buffers at the begining of each clock cycle, new values are computed, then the new results are written back into the buffers at the end of each clock cycle.We have implemented a prototype synthesizer that is capable of automatically generating synchronous, fully pipelined implementations of modular specifications. This paper presents experimental results from thin synthesizer.
Idioma originalAnglès
Títol de la publicacióVlsi: Systems On A Chip
EditorsLM Silveira, S Devadas, R Reis
EditorKluwer Academic Publishers
Pàgines620-635
Nombre de pàgines16
Volum34
ISBN (imprès)0-7923-7731-1
DOIs
Estat de la publicacióPublicada - 2000
Publicat externament
EsdevenimentIFIP 10th International Conference on Very Large Scale Integration (VLSI 99) - LISBON, Portugal
Durada: 1 de des. 19994 de des. 1999

Sèrie de publicacions

NomInternational Federation For Information Processing

Conferència

ConferènciaIFIP 10th International Conference on Very Large Scale Integration (VLSI 99)
País/TerritoriPortugal
CiutatLISBON
Període1/12/994/12/99

Fingerprint

Navegar pels temes de recerca de 'A synthesis algorithm for modular design of pipelined circuits'. Junts formen un fingerprint únic.

Com citar-ho