8-bit gray-scale DTCNN implementation over an FPGA for robot guiding algorithm

J. Alb́o-Canals, Jose Á Villasante-Bembibre, Jordi Riera-Babuŕes, X. Vilasis-Cardona

Producció científica: Capítol de llibreContribució a congrés/conferènciaAvaluat per experts

1 Citació (Scopus)

Resum

This paper presents the application of an 8-bit Field Programmable Gate Array (FPGA) implementation of a Discrete Time Cellular Neural Network (DTCNN) suitable for small image gray-scale pre-processing (simple operations with high computational burden). It uses Split&Shift techniques to have a 12 × 12 grid. Reduced grid is necessary because of windowing process is added to process bigger images (NIOSII and peripherical elements occupation consume 4000 logic elements (LE) approximately). The implementation over the FPGA uses I 2C interfece to comunicate with Lego Mindstorm Device.

Idioma originalAnglès
Títol de la publicació2010 12th International Workshop on Cellular Nanoscale Networks and their Applications, CNNA 2010
EditorIEEE Computer Society
ISBN (imprès)9781424466795
DOIs
Estat de la publicacióPublicada - 2010
Esdeveniment2010 12th International Workshop on Cellular Nanoscale Networks and their Applications, CNNA 2010 - Berkeley, CA, United States
Durada: 3 de febr. 20105 de febr. 2010

Sèrie de publicacions

Nom2010 12th International Workshop on Cellular Nanoscale Networks and their Applications, CNNA 2010

Conferència

Conferència2010 12th International Workshop on Cellular Nanoscale Networks and their Applications, CNNA 2010
País/TerritoriUnited States
CiutatBerkeley, CA
Període3/02/105/02/10

Fingerprint

Navegar pels temes de recerca de '8-bit gray-scale DTCNN implementation over an FPGA for robot guiding algorithm'. Junts formen un fingerprint únic.

Com citar-ho